4011B.pdf 데이터시트 (총 3 페이지) - 파일 다운로드 4011B 데이타시트 다운로드

No Preview Available !

INTEGRATED CIRCUITS
DATA SHEET
For a complete data sheet, please also download:
The IC04 LOCMOS HE4000B Logic
Family Specifications HEF, HEC
The IC04 LOCMOS HE4000B Logic
Package Outlines/Information HEF, HEC
HEF4011B
gates
Quadruple 2-input NAND gate
Product specification
File under Integrated Circuits, IC04
January 1995

No Preview Available !

Philips Semiconductors
Quadruple 2-input NAND gate
DESCRIPTION
The HEF4011B provides the positive quadruple 2-input
NAND function. The outputs are fully buffered for highest
noise immunity and pattern insensitivity of output
impedance.
Product specification
HEF4011B
gates
Fig.1 Functional diagram.
Fig.2 Pinning diagram.
HEF4011BP(N): 14-lead DIL; plastic
(SOT27-1)
HEF4011BD(F): 14-lead DIL; ceramic (cerdip)
(SOT73)
HEF4011BT(D): 14-lead SO; plastic
(SOT108-1)
( ): Package Designator North America
Fig.3 Logic diagram (one gate).
FAMILY DATA, IDD LIMITS category GATES
See Family Specifications
January 1995
2

No Preview Available !

Philips Semiconductors
Quadruple 2-input NAND gate
AC CHARACTERISTICS
VSS = 0 V; Tamb = 25 °C; CL = 50 pF; input transition times 20 ns
VDD
V
SYMBOL
TYP MAX
Propagation delays
In On
Output transition times
HIGH to LOW
LOW to HIGH
5
10 tPHL; tPLH
15
5
10 tTHL
15
5
10 tTLH
15
55 110
25 45
20 35
60 120
30 60
20 40
60 120
30 60
20 40
ns
ns
ns
ns
ns
ns
ns
ns
ns
Product specification
HEF4011B
gates
TYPICAL EXTRAPOLATION
FORMULA
28 ns + (0,55 ns/pF) CL
14 ns + (0,23 ns/pF) CL
12 ns + (0,16 ns/pF) CL
10 ns + (1,0 ns/pF) CL
9 ns + (0,42 ns/pF) CL
6 ns + (0,28 ns/pF) CL
10 ns + (1,0 ns/pF) CL
9 ns + (0,42 ns/pF) CL
6 ns + (0,28 ns/pF) CL
Dynamic power
dissipation per
package (P)
VDD
V
TYPICAL FORMULA FOR P (µW)
5
1300 fi + ∑ (foCL) × VDD2
where
10
6000 fi + ∑ (foCL) × VDD2
fi = input freq. (MHz)
15
20 100 fi + ∑ (foCL) × VDD2
fo = output freq. (MHz)
CL = load capacitance (pF)
(foCL) = sum of outputs
VDD = supply voltage (V)
January 1995
3