Micron Confidential and Proprietary
Preliminary
168-Ball NAND Flash and LPDDR PoP (TI OMAP) MCP
ERASE BLOCK (60h-D0h) ............................................................................................................................ 77
ERASE BLOCK TWO-PLANE (60h-D1h) ....................................................................................................... 78
Internal Data Move Operations ....................................................................................................................... 79
READ FOR INTERNAL DATA MOVE (00h-35h) ............................................................................................ 80
PROGRAM FOR INTERNAL DATA MOVE (85h–10h) .................................................................................... 83
PROGRAM FOR INTERNAL DATA MOVE TWO-PLANE (85h-11h) ................................................................ 84
Block Lock Feature ......................................................................................................................................... 85
WP# and Block Lock ................................................................................................................................... 85
UNLOCK (23h-24h) .................................................................................................................................... 85
LOCK (2Ah) ................................................................................................................................................ 88
LOCK TIGHT (2Ch) ..................................................................................................................................... 89
BLOCK LOCK READ STATUS (7Ah) ............................................................................................................. 90
One-Time Programmable (OTP) Operations .................................................................................................... 92
Legacy OTP Commands .............................................................................................................................. 92
OTP DATA PROGRAM (80h-10h) ................................................................................................................. 93
RANDOM DATA INPUT (85h) .................................................................................................................... 94
OTP DATA PROTECT (80h-10) .................................................................................................................... 95
OTP DATA READ (00h-30h) ........................................................................................................................ 97
Two-Plane Operations .................................................................................................................................... 99
Two-Plane Addressing ................................................................................................................................ 99
Interleaved Die (Multi-LUN) Operations ........................................................................................................ 108
Error Management ........................................................................................................................................ 109
Internal ECC and Spare Area Mapping for ECC ............................................................................................... 111
Electrical Specifications ................................................................................................................................. 113
Electrical Specifications – DC Characteristics and Operating Conditions ......................................................... 115
Electrical Specifications – AC Characteristics and Operating Conditions .......................................................... 117
Electrical Specifications – Program/Erase Characteristics ................................................................................ 120
Asynchronous Interface Timing Diagrams ...................................................................................................... 121
2Gb: x16, x32 Mobile LPDDR SDRAM ............................................................................................................. 133
Features .................................................................................................................................................... 133
General Description .................................................................................................................................. 134
Functional Block Diagrams ............................................................................................................................ 135
Electrical Specifications ................................................................................................................................. 137
Electrical Specifications – IDD Parameters ....................................................................................................... 140
Electrical Specifications – AC Operating Conditions ........................................................................................ 146
Output Drive Characteristics .......................................................................................................................... 151
Functional Description .................................................................................................................................. 154
Commands ................................................................................................................................................... 155
DESELECT ............................................................................................................................................... 156
NO OPERATION ....................................................................................................................................... 156
LOAD MODE REGISTER ........................................................................................................................... 156
ACTIVE .................................................................................................................................................... 156
READ ....................................................................................................................................................... 157
WRITE ..................................................................................................................................................... 158
PRECHARGE ............................................................................................................................................ 159
BURST TERMINATE ................................................................................................................................. 160
AUTO REFRESH ....................................................................................................................................... 160
SELF REFRESH .......................................................................................................................................... 161
DEEP POWER-DOWN ............................................................................................................................... 161
Truth Tables .................................................................................................................................................. 162
State Diagram ............................................................................................................................................... 167
Initialization ................................................................................................................................................. 168
PDF: 09005aef83ba4387
168ball_nand_lpddr_j42p_j4z2_j4z3_omap.pdf – Rev. F 03/10
4 Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2009 Micron Technology, Inc. All rights reserved.